登录
首页 » VHDL » 这时manchesite编码,VERILOG语言,VHDL的找本站我发的帖子

这时manchesite编码,VERILOG语言,VHDL的找本站我发的帖子

于 2023-07-15 发布 文件大小:9.62 kB
0 189
下载积分: 2 下载次数: 1

代码说明:

这时manchesite编码,VERILOG语言,VHDL的找本站我发的帖子-manchesite time coding, VERILOG language, VHDL I find a site in a posting

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • 串uart的vhdl,verilog,lattic实现原码 里面有四个文件,分别UART 源码 (lattice version)uart 源码 (Veri...
    串uart的vhdl,verilog,lattic实现原码 里面有四个文件,分别UART 源码 (lattice version)uart 源码 (Verilog)uart 源码 (VHDL)uart16550.tar-uart series of vhdl and verilog. lattic achieve the original code, there are four documents, Source respectively UART (lattice version) uart source (Verilog) uart source (VHDL) uart16550.tar
    2022-04-12 23:45:53下载
    积分:1
  • Can be directly used for engineering applications of CRC checksum inside VHDL co...
    可以直接用于工程应用的crc校验VHDL编码 里面有详细的规格书-Can be directly used for engineering applications of CRC checksum inside VHDL code has detailed specifications
    2022-08-03 19:10:27下载
    积分:1
  • fleverDDS_new
    fpga控制da产生幅值频率可调的正弦波程序(the fpga Control da produce the amplitude adjustable frequency sine wave program)
    2013-01-07 10:47:43下载
    积分:1
  • AT91SAM9261-BasicLCD-IAR4_30A-1_1
    GPS 导航器TFT 驱动源程序。主CPU为ATmel的AT91sam9261(ARM926的内核)(TFT GPS navigation device driver source code. CPU for the AT91sam9261 ATmel (ARM926 the kernel))
    2007-01-03 14:14:48下载
    积分:1
  • 交通管理与控制系统
    交通灯管理与控制系统-客户端与云网络连接并从远程位置控制的交通灯系统推导
    2022-11-15 23:50:03下载
    积分:1
  • fifo
    说明:  FPGA的fifo与dsp的emif接口测试程序(EMIF interface test program for FIFO and DSP of FPGA)
    2020-12-03 16:59:25下载
    积分:1
  • can_latest.tar
    用verilog编写的can总线控制器,包括设计参考历程和仿真程序,以及开发文档!(Written by verilog can bus controller, including the design reference course and simulation program, and the development of the document!)
    2015-07-23 19:55:03下载
    积分:1
  • 用NiosII实现的数字钟,经过本人测试运行正常,开发环境:QuartusII6.0和NiosII IDE6.0...
    用NiosII实现的数字钟,经过本人测试运行正常,开发环境:QuartusII6.0和NiosII IDE6.0-NiosII achieved with digital clock, after I run the normal tests, development environment: QuartusII6.0 and NiosII IDE6.0
    2023-04-12 03:05:04下载
    积分:1
  • wide_cbf
    宽带波束形成,设计FIR滤波器系数。带宽为500Hz--700Hz,采样率为3000Hz,对白噪声序列进行滤波,即得到有限带宽的宽带时域信号(Broadband beamforming design FIR filter coefficients. Bandwidth of 500Hz- 700Hz, sampling rate of 3000Hz, filtered white noise sequence, ie limited bandwidth broadband time domain signal)
    2013-03-19 09:40:45下载
    积分:1
  • 基于EPM1270的VGA显示器接口源码Verilog
    基于EPM1270的VGA显示器接口源码Verilog-Based on the EPM1270
    2022-03-24 16:21:09下载
    积分:1
  • 696516资源总数
  • 106914会员总数
  • 0今日下载