登录
首页 » Verilog » 核心发电机与设计实现

核心发电机与设计实现

于 2022-10-16 发布 文件大小:988.14 kB
0 140
下载积分: 2 下载次数: 1

代码说明:

本实验室练习的目的是为了了解有关生成内核的项目和实施上斯巴达 2 设计的概念或斯巴达 3 板.Xilinx 是可编程逻辑市场中的最大供应商。其 Fpga 在世界使用最广泛。目前其 Fpga 主要分为 3 家庭 ︰ 容量 7(most powerful),Kintex-7(mid-range) & Artix-7(least powerful),7 代表当前一代。起初,有只有两个,高功率 (容量系列) 和高容量 (斯巴达系列)。斯巴达 3 已经做过的最广泛使用 FPGA 之一,目前很多教育机构使用它向学生传授数字逻辑设计。

下载说明:请别用迅雷下载,失败请重下,重下不扣分!

发表评论

0 个回复

  • bishe
    基于FPGA 的VGA波形显示,dds产生三角波正弦波(Vga waveform display based on FPGA, using DDS to generate sinusoidal triangular wave)
    2018-12-12 11:26:37下载
    积分:1
  • Meyers-Wavelet.txt
    Meyers wavelet. DWT VHDL.
    2011-10-10 22:01:44下载
    积分:1
  • 数字频率计
    说明:  设计一简易数字频率计,其基本要求是: 1)测量频率范围0~999999Hz; 2)最大读数999999HZ,闸门信号的采样时间为1s;. 3)被测信号可以是正弦波、三角波和方波; 4)显示方式为6位十进制数显示; 5)具有超过量程报警功能。 5)输入信号最大幅值可扩展。 6)测量误差小于+-0.1%。 7)完成全部设计后,可使用EWB进行仿真,检测试验设计电路的正确性。(The basic requirements of designing a simple digital frequency meter are: 1) The measuring frequency range is 0-999999 Hz. 2) The maximum reading is 999999HZ, and the sampling time of gate signal is 1 s. 3) The measured signal can be sine wave, triangle wave and square wave. 4) The display mode is 6-bit decimal number display. 5) It has alarm function beyond range. 5) The maximum amplitude of input signal can be expanded. 6) The measurement error is less than +0.1%. 7) After completing all the design, EWB can be used to simulate and test the correctness of the circuit.)
    2019-06-20 12:47:51下载
    积分:1
  • code
    Due to its high modularity and carry-free addition, a redundant binary (RB) representation can be used when designing high performance multipliers. The conventional RB multiplier requires an additional RB partial product (RBPP) row, because an error-correcting word (ECW) is generated by both the radix-4 Modified Booth encoding (MBE) and the RB encoding. This incurs in an additional RBPP accumulation stage for the MBE multiplier. In this paper, a new RB modified partial product generator (RBMPPG) is proposed; it removes the extra ECW and hence, it saves one RBPP accumulation stage.
    2017-10-01 23:34:56下载
    积分:1
  • SSI_read
    说明:  使用Verilog 编程语言实现对11 bit 编码器SSI输出的读取(Use Verilog to read encoder,it's 11 bit and SSI output)
    2020-12-28 21:09:01下载
    积分:1
  • 64point_FFT
    64点FFT代码 基4算法 Verilog(64-point FFT code radix-4 algorithm Verilog)
    2021-01-15 09:48:46下载
    积分:1
  • 并行进,串行出的verilog源代码
    此简化程序模拟并行进,串行出。在 Altera 开发板上成功实施。 在并行进,串行出的情况下,数据以串行方式接受,并且输出后一定数量的时钟周期。
    2022-05-16 03:09:51下载
    积分:1
  • mydesign
    基于FPGA的直接序列扩频发射机的设计与仿真。实验中以QuartusII 7.2 为设计和仿真工具, 各模块采用Verilog HDL设计并封装,顶层使用图形设计方式,最后得到的仿真结果使用Matlab描点来绘制出波形。 (FPGA-based direct sequence spread spectrum transmitter of the design and simulation. Experiment to QuartusII 7.2 for the design and simulation tools, the module using Verilog HDL to design and package, the top-level use of graphic design, and finally the simulation results obtained using the Matlab description points to draw waveforms.)
    2009-06-30 13:18:09下载
    积分:1
  • costas
    载波同步,costas环,基于Verilog的载波同步环(Carrier synchronization, costas ring, based on Verilog carrier synchronization ring )
    2021-03-05 13:09:31下载
    积分:1
  • tr_wave
    FPGA编写的三角波发生器,可以产生100HZ~500KHZ以上的三角波,波形稳定(FPGA prepared triangular wave generator, can produce more than 100HZ ~ 500KHZ triangle wave, waveform stability)
    2007-08-25 03:15:38下载
    积分:1
  • 696516资源总数
  • 106914会员总数
  • 0今日下载